• EN
  • FR
CEA Careers website: All vacancies
CEA

Follow us

  •  

  • Home
  • Submit speculative application
  • Searches, alerts
  • CDI/CDD offers open to CEA work-study students
  • Our Thesis subjects
  • Un souci ? Contactez-nous
 

Log in Candidate area

I already have a candidate area

Log in to candidate area




Forgotten password?

Register Create candidate area

You don’t have a candidate area. Click here to create one.

 

You are here :  Home  ›  Vacancy list  ›  Vacancy details

Selection: 0 vacancy(s)
CEA Careers website: All vacancies
CEA

Follow us

  •  

Menu Careers website CEA

  • Home
  • Submit speculative application
  • Searches, alerts
  • CDI/CDD offers open to CEA work-study students
  • Our Thesis subjects
  • Un souci ? Contactez-nous
Pause
Read
CEA vacancy search engine
View all vacancies
RSS and other feeds
Information

Optimization of a Keccak Hardware Accelerator Protected against Side-Channel Attacks H/F

  • Send this vacancy to a friend
  • Print details (new window)
  •  


Vacancy details

General information

CEA (logo)

Organisation

The French Alternative Energies and Atomic Energy Commission (CEA) is a key player in research, development and innovation in four main areas :
• defence and security,
• nuclear energy (fission and fusion),
• technological research for industry,
• fundamental research in the physical sciences and life sciences.

Drawing on its widely acknowledged expertise, and thanks to its 16000 technicians, engineers, researchers and staff, the CEA actively participates in collaborative projects with a large number of academic and industrial partners.

The CEA is established in ten centers spread throughout France
  

Reference

2025-37905  

Description de l'unité

The LIST institute is part the CEA (French Alternative Energies and Atomic Energy Commission) Technology Research Division. CEA-LIST brings together nearly 1,000 scientists, engineers and technicians, expert in smart digital systems. We are committed to developing high-added-value innovations that respond to the major challenges facing our economy and society. This internship will take place in the Grenoble site of the CEA-List institute, in a research team focused on integrated circuits design for a variety of applications (e.g., cybersecurity, Internet of Things, artificial intelligence, emerging technologies).

Position description

Category

Electronics components and equipments

Contract

Internship

Job title

Optimization of a Keccak Hardware Accelerator Protected against Side-Channel Attacks H/F

Subject

With the advent of Post-Quantum Cryptography (PQC), new cryptographic standards rely heavily on complex mathematical operations that must remain secure even against quantum computers. However, their implementations are vulnerable to side-channel attacks, which exploit physical leakages such as power or electromagnetic emissions to recover secret information. Masking countermeasures mitigate these attacks by splitting sensitive data into random shares, ensuring that no single computation reveals useful information to an attacker.

Contract duration (months)

6

Job description

The objective of this internship is to optimize a first-order masked Keccak accelerator implementing Domain Oriented Masking (DOM) for protection against side-channel attacks. The work focuses on reducing both the hardware area and the amount of randomness required by the countermeasure, without compromising security. Starting from the existing masked SHA-3 accelerator developed at CEA [1], the student will analyze the main sources of area overhead introduced by the masking and randomness generation mechanisms. Based on this analysis, alternative micro-architectural solutions for the non-linear Keccak steps and the randomness dispatcher will be investigated to improve efficiency. The optimized design will be modeled in HDL and synthesized on FPGA or ASIC targets to evaluate cost, performance, and scalability. Security validation will be conducted using Test Vector Leakage Assessment (TVLA). The expected outcome is a more compact and resource-efficient masked Keccak accelerator that maintains first-order resistance, enabling practical deployment of secure SHA-3 hardware in post-quantum cryptographic systems.

Applicant Profile

This offer is dedicated to master students looking for an ambitious research-oriented internship. If you are looking for an experience in ASIC and FPGA design with industrial-grade tools and processes, this internship is perfect for you! It is required to have graduate-level experience in FPGA and ASIC design and be familiar with arithmetic circuit microarchitectures, RTL modelling (VHDL or Verilog/SystemVerilog) and synthesis (Synopsys Design Compiler, Xilinx Vivado).

Position location

Site

Grenoble

Job location

France, Auvergne-Rhône-Alpes, Isère (38)

Location

  Grenoble


Other vacancies

You may be interested in these vacancies

Stage BAC+5 Modélisation du refroidissement diphasique H/F

Add this vacancy to selection: Stage BAC+5 Modélisation du refroidissement diphasique H/F (2025-37500)
  • Ref. : 2025-37500
  • Internship
  • Isère (38)
  • Grenoble

Stage - Bac+5 - Modélisation de l’impact de la qualité du front d’onde sur la propagation laser - H/F

Add this vacancy to selection: Stage - Bac+5 - Modélisation de l’impact de la qualité du front d’onde sur la propagation laser - H/F (2025-37936-S1926)
  • Ref. : 2025-37936-S1926
  • Internship

Stage - Bac+4/+5 - Modélisation de matériaux par calibration croisée - H/F

Add this vacancy to selection: Stage - Bac+4/+5 - Modélisation de matériaux par calibration croisée - H/F (2025-37412-S1856)
  • Ref. : 2025-37412-S1856
  • Internship
  • Lot (46)
  • GRAMAT
  • Legal notices
  • Cookies
  • Configure your cookies
  • Accessibility: partial compliance
  • Sitemap
Go to top